#### 業績書(教育職員免許法施行規則第22条の6号関係)

| 氏 名    | 望月誠二 | 学位    | 博士(工学) |
|--------|------|-------|--------|
| 担当授業科目 |      | 情報と職業 |        |

## 1 経歴, 学会及び社会における活動等

### 経歴

(株) 日立製作所

平成7年4月~平成15年3月

情報映像メディア事業部 システム LSI 開発センター

(株) ルネサステクノロジ 平成 15 年 4 月~平成 22 年 3 月

(株) ルネサスエレクトロニクス 平成22年4月~令和4年12月

車載 SoC 開発統括部

車載ソフトウェア開発統括部

大阪産業大学

令和5年4月~現在に至る

工学部 電気電子情報工学科 教授

### 2 著 書

| 著書 | 名 | 単著・共著の別 | 発 行 所 名 | 刊行年月日 | 備考 |
|----|---|---------|---------|-------|----|
| なし |   |         |         |       |    |

#### 3 学術論文等

| 学術論文等の名称                      | 単独・共同 | 発表雜誌等名               | 発行年月日 | 備考 |
|-------------------------------|-------|----------------------|-------|----|
| A 64mW High Picture           | 共同    | IEEE Journal of      | Nov.  |    |
| QualityH.264/MPEG-4 Video     |       | Solid-State Circuits | 2008  |    |
| Codec IP for HD Mobile        |       |                      |       |    |
| Application in 90nm CMOS      |       |                      |       |    |
|                               |       |                      |       |    |
| A 256mW 40Mbps Full HD        | 共同    | IEEE Journal of      | April |    |
| H.264 High-Profile Codec      |       | Solid-State Circuits | 2009  |    |
| featuring a Dual Macroblock   |       |                      |       |    |
| Pipeline Architecture in 65nm |       |                      |       |    |
| CMOS                          |       |                      |       |    |
|                               |       |                      |       |    |
| A Full HD Multi-Standard      | 共同    | IEEE micro           | Dec.  |    |
| Video Codec for Mobile        |       |                      | 2009  |    |
| Application                   |       |                      |       |    |
|                               |       |                      |       |    |

| A 342mW Mobile Application     | 共同 | IEEE Journal of      | Jan. |
|--------------------------------|----|----------------------|------|
| Processor With Full-HD Multi   |    | Solid-State Circuits | 2010 |
| Standard Video Codec and       |    |                      |      |
| Tile-Base Address Translation  |    |                      |      |
| Circuits                       |    |                      |      |
|                                |    |                      |      |
| A 197mW 70ms-Latency           | 共同 | IEICE Transactions   | Dec. |
| Full-HD 12-Channel             |    | on Fundamentals of   | 2017 |
| Video-Processing SoC in 16nm   |    | Electronics,         |      |
| CMOS for In-Vehicle            |    | Communications       |      |
| Information Systems            |    | and Computer         |      |
|                                |    | Sciences             |      |
|                                |    |                      |      |
| A 12-nm Autonomous Driving     | 共同 | IEEE Journal of      | Jan. |
| Processor With 60.4 TOPS, 13.8 |    | Solid-State Circuits | 2022 |
| TOPS/W CNN Executed by         |    |                      |      |
| Task-Separated ASIL D          |    |                      |      |
| Control                        |    |                      |      |
|                                |    |                      |      |

# 4 学会発表等

| 発表課題の名称 | 単独・共同の別 | 発表学会等の名称 | 発表年月日 | 備考 |
|---------|---------|----------|-------|----|
|---------|---------|----------|-------|----|

| A Low Power and High                                                                                                   | 共同   | IEEE Asian                                                        | Nov.         |
|------------------------------------------------------------------------------------------------------------------------|------|-------------------------------------------------------------------|--------------|
| Picture Quality H.264/MPEG-4 Video Codec IP for HD Mobile Applications                                                 | X114 | Solid-State Circuits Conference                                   | 2007         |
| A 256mW Full-HD H.264 High-Profile CODEC Featuring Dual Macroblock-Pipeline Architecture in 65nm CMOS                  | 共同   | IEEE Symposium on<br>VLSI Circuits                                | June<br>2008 |
| Low-complexity Intra-prediction for H.264/AVC Using Pseudo Local Decoded Image                                         | 共同   | IEEE International Conference on Consumer Electronics             | Jan.<br>2009 |
| Development of Full-HD Multi-standard Video CODEC IP Based on Heterogeneous Multiprocessor Architecture                | 共同   | IEEE Asia and<br>South Pacific Design<br>Automation<br>Conference | Jan.<br>2009 |
| A 342mW Mobile<br>Application Processor with<br>Full-HD Multi-Standard<br>Video Codec                                  | 共同   | IEEE International<br>Solid-State Circuits<br>Conference          | Feb. 2009    |
| An 80 mW Dual Video-Codec SoC for Seamless Playback of Digital Terrestrial Television and Mobile Broadcasting Services | 共同   | IEEE International Symposium on Consumer Electronics              | June<br>2010 |
| Extended Variable-length Mode Coding for Enhancement of H.264/AVC                                                      | 共同   | IEEE International Conference on Consumer Electronics             | Jan.<br>2011 |

|                                                                                                                                                                           | T. |                                                                                 |              |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------------------------------------------------------------------------|--------------|
| A 768 Megapixels/sec<br>Inverse Transform With<br>Hybrid Architecture For<br>Multi-Standard Decoder                                                                       | 共同 | IEEE International<br>Conference on ASIC                                        | Oct.<br>2011 |
| Intra Texture Prediction Based on Repetitive Pixel Replenishment                                                                                                          | 共同 | IEEE International<br>Conference on Image<br>Processing                         | Oct.<br>2012 |
| A 0.51ms Low-latency & Variant Bitrate H.264 Video Decoder for Surround View Monitoring and Car Infotainment                                                              | 共同 | IEICE International Conference on Integrated Circuits, Design, and Verification | Aug.<br>2015 |
| A 197mW 70ms-Latency<br>Full-HD 12-Channel<br>Video-Processing SoC for<br>Car Information Systems                                                                         | 共同 | IEEE International<br>Solid-State Circuits<br>Conference                        | Feb. 2016    |
| 71% reducing the memory bandwidth requirement for a multi-standard video codec by lossless compression of video using a combination of 2D-DPCM and Variable Length Coding | 共同 | IEEE International Conference on IC Design and Technology                       | June<br>2016 |
| 16.8 GB/s LPDDR4-3200<br>@32-bit Memory Access<br>Bandwidth                                                                                                               | 共同 | IEICE International Conference on Integrated Circuits, Design, and Verification | Oct.<br>2017 |
| Ultra-low-latency Video Coding Method for Autonomous Vehicles and Virtual Reality Devices                                                                                 | 共同 | IEEE International Conference on Internet of Things and Intelligence System     | Nov.<br>2018 |

| Design and Implementation of Ultra-Low-Latency Video Encoder Using High-Level Synthesis                     | 共同 | IEEE International Symposium on Intelligent Signal Processing and Communication | Dec.<br>2019 |
|-------------------------------------------------------------------------------------------------------------|----|---------------------------------------------------------------------------------|--------------|
| A 12nm Autonomous-Driving Processor with 60.4TOPS, 13.8TOPS/W CNN Executed by Task-Separated ASIL D Control | 共同 | IEEE International Solid-State Circuits Conference                              | Feb. 2021    |